# Project 106: Bus Arbiter FSM A Comprehensive Study of Advanced Digital Circuits

By: Nikunj Agrawal , Gati Goyal, Abhishek Sharma , Ayush Jain

Documentation Specialist: Dhruv Patel & Nandini Maheshwari

Created By Teath Alpha

## Contents

| L  | Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3                                    |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| 2  | Background                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3                                    |
| 3  | Structure and Operation of Bus Arbiter FSM           3.1 Structure            3.2 Operation            3.2.1 1. Idle State            3.2.2 2. Request Detection            3.2.3 3. State Transition            3.2.4 4. Grant Signal Generation            3.2.5 5. Monitoring and Completion            3.2.6 6. Arbitration Algorithms            3.2.7 7. Fault Handling and Reset            3.3 Timing Considerations            3.4 Conclusion | 4<br>4<br>4<br>4<br>4<br>5<br>5<br>5 |
| 1  | Implementation in System Verilog                                                                                                                                                                                                                                                                                                                                                                                                                       | 5                                    |
| 5  | Test Bench                                                                                                                                                                                                                                                                                                                                                                                                                                             | 6                                    |
| 3  | Simulation Results                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7                                    |
| 7  | Synthesis Design                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8                                    |
| 8  | Advantages and Disadvantages of Bus Arbiter FSM8.1 Advantages                                                                                                                                                                                                                                                                                                                                                                                          | 8<br>8<br>8                          |
| )  | Conclusion                                                                                                                                                                                                                                                                                                                                                                                                                                             | 9                                    |
| 10 | Schematic                                                                                                                                                                                                                                                                                                                                                                                                                                              | 9                                    |
| 11 | Frequently Asked Questions (FAQ)                                                                                                                                                                                                                                                                                                                                                                                                                       | 10                                   |

#### 1 Introduction

A Bus Arbiter FSM (Finite State Machine) is a critical component in shared bus systems, responsible for managing access to a communication bus among multiple requesting devices. In digital systems where multiple components, such as processors, memory units, and peripherals, need to share a single communication medium, bus arbitration ensures orderly and efficient use of the shared resource.

The Bus Arbiter uses an FSM to implement arbitration logic, deciding which device gains control of the bus at any given time. It ensures that requests are handled in a fair, deterministic, and conflict-free manner, minimizing latency while maximizing the throughput of the system. The finite state machine enables the arbiter to transition between states that represent the granting of bus access to different devices based on priority levels, fairness algorithms, or round-robin scheduling.

Bus arbiters are essential in applications ranging from embedded systems to large-scale computing environments, where multiple devices require simultaneous access to shared resources. By coordinating the bus access, the arbiter avoids contention, improves system reliability, and ensures that critical tasks are prioritized appropriately.

This document explores the architecture, operation, advantages, and limitations of a Bus Arbiter FSM, providing insights into its role in modern digital systems.

## 2 Background

In modern digital systems, a communication bus is often shared among multiple devices, such as processors, memory modules, and peripheral devices. Efficient management of this shared resource is crucial to ensure smooth and conflict-free data transfer. The need for such management gave rise to the development of bus arbitration mechanisms, which are implemented using techniques like a Bus Arbiter FSM (Finite State Machine).

Bus arbitration is necessary because multiple devices may simultaneously request access to the shared bus. Without proper arbitration, conflicts can occur, leading to data corruption, system delays, or even complete system failure. The role of the Bus Arbiter is to resolve these conflicts by determining which device gains control of the bus at any given time.

Finite State Machines provide a structured and predictable way to implement arbitration logic. FSMs are particularly well-suited for this task as they can transition between defined states, representing different stages of granting or denying bus access to devices. This approach allows for the implementation of various arbitration algorithms, such as:

- **Priority-Based Arbitration:** Devices with higher priorities are granted bus access before lower-priority devices.
- Round-Robin Arbitration: Bus access is granted in a cyclic order, ensuring fairness among devices.
- First-Come, First-Served (FCFS): Devices are granted access based on the order of their requests.
- Time-Slice Arbitration: Each device is allocated a fixed time window to access the bus.

The development of Bus Arbiter FSMs has been driven by the increasing complexity of digital systems, where numerous devices compete for shared resources. From simple embedded systems to high-performance computing environments, bus arbiters play a crucial role in maintaining system stability, efficiency, and reliability.

The evolution of Bus Arbiter FSMs has also been influenced by advancements in hardware design techniques and technologies, allowing for faster, more scalable, and more energy-efficient implementations. This background sets the stage for understanding the structure, operation, and applications of Bus Arbiter FSMs in digital systems.

## 3 Structure and Operation of Bus Arbiter FSM

#### 3.1 Structure

The Bus Arbiter FSM consists of several key components that work together to manage access to a shared communication bus:

- Request Lines: These are input lines through which devices send bus access requests to the arbiter
- Grant Lines: These are output lines through which the arbiter grants bus access to the requesting devices.
- **Priority Encoder:** This optional component determines the priority of requests when multiple devices request the bus simultaneously.
- State Register: This stores the current state of the FSM, representing the device currently granted access to the bus or the idle state.
- Control Logic: The core logic of the FSM that processes requests, transitions between states, and generates grant signals based on the arbitration algorithm.
- Clock Signal: A clock synchronizes the operation of the FSM, ensuring state transitions occur at regular intervals.
- Reset Signal: This initializes the FSM to a default or idle state during power-up or in case of errors.

### 3.2 Operation

The operation of the Bus Arbiter FSM can be described in terms of its key stages:

#### **3.2.1** 1. Idle State

The FSM starts in the idle state, where no device is granted access to the bus. In this state, the FSM continuously monitors the request lines for incoming bus access requests.

#### 3.2.2 2. Request Detection

When one or more devices assert their request lines, the FSM detects the requests. If multiple requests are detected simultaneously, the arbitration algorithm (e.g., priority-based, round-robin) determines which device should be granted access.

#### 3.2.3 3. State Transition

Based on the arbitration logic, the FSM transitions from the idle state to the state corresponding to the device granted access. Each state represents a specific device being allowed to use the bus.

#### 3.2.4 4. Grant Signal Generation

In the selected state, the FSM asserts the grant line corresponding to the requesting device. This signal notifies the device that it has control of the bus for the current cycle or a predefined duration.

#### 3.2.5 5. Monitoring and Completion

While in the granted state, the FSM monitors the device's usage of the bus. If the device releases the bus or its time slice expires, the FSM transitions back to the idle state or processes the next request based on the arbitration algorithm.

#### 3.2.6 6. Arbitration Algorithms

The FSM supports various arbitration algorithms to handle requests:

- Priority-Based Arbitration: Grants access to the highest-priority request.
- Round-Robin Arbitration: Rotates access among devices in a cyclic manner.
- First-Come, First-Served (FCFS): Grants access to requests in the order they arrive.
- Dynamic Arbitration: Adjusts priorities dynamically based on system conditions.

#### 3.2.7 7. Fault Handling and Reset

If errors occur (e.g., conflicting requests or bus contention), the FSM uses the reset signal to return to the idle state and restore normal operation.

#### 3.3 Timing Considerations

The FSM operates synchronously with the clock signal, ensuring deterministic and reliable behavior. The speed of arbitration depends on the clock frequency, and the latency is typically measured in clock cycles. Proper timing ensures that requests are handled promptly without causing delays in bus access.

#### 3.4 Conclusion

The structured operation of the Bus Arbiter FSM ensures efficient, fair, and conflict-free access to the shared bus. By transitioning between states based on requests and arbitration logic, the FSM provides a robust mechanism for managing shared resources in digital systems.

## 4 Implementation in System Verilog

Below is an example of a Bus Arbiter FSM implemented in System Verilog:

Listing 1: Bus Arbiter FSM

```
module bus_arbiter (
      input logic clk,
                                         // Clock signal
      input logic reset,
                                         // Reset signal
      input logic [3:0] request,
                                         // Request lines from 4 masters
      output logic [3:0] grant
                                         // Grant lines to 4 masters
7 );
      // State encoding for 4 masters
      typedef enum logic [1:0] {MASTER_0 = 2'b00, MASTER_1 = 2'b01,
         MASTER_2 = 2'b10, MASTER_3 = 2'b11 state_t;
      state_t current_state, next_state;
      // Arbiter logic: State transitions
      always_ff @(posedge clk or posedge reset) begin
          if (reset)
14
               current_state <= MASTER_0; // Start with MASTER_0</pre>
          else
               current_state <= next_state;</pre>
      end
18
19
      // Next state logic
20
      always_comb begin
          // Default: Stay in the current state
          next_state = current_state;
23
          case (current_state)
```

```
MASTER_0: next_state = request[1] ? MASTER_1 :
25
                                       request[2] ? MASTER_2 :
                                       request[3] ? MASTER_3 : MASTER_0;
              MASTER_1: next_state = request[2] ? MASTER_2 :
                                       request[3] ? MASTER_3 :
29
                                       request[0] ? MASTER_0 : MASTER_1;
              MASTER_2: next_state = request[3] ? MASTER_3 :
31
                                       request[0] ? MASTER_0 :
32
                                       request[1] ? MASTER_1 : MASTER_2;
33
              MASTER_3: next_state = request[0] ? MASTER_0 :
                                       request[1] ? MASTER_1 :
                                       request[2] ? MASTER_2 : MASTER_3;
36
              default: next_state = MASTER_0;
          endcase
      end
39
40
      // Output logic: Generate grant signals
41
      always_comb begin
          grant = 4'b0000; // Default: No grants
43
          case (current_state)
              MASTER_0: grant = request[0] ? 4'b0001 : 4'b0000;
              MASTER_1: grant = request[1] ? 4'b0010 : 4'b0000;
              MASTER_2: grant = request[2] ? 4'b0100 : 4'b0000;
47
              MASTER_3: grant = request[3] ? 4'b1000 : 4'b0000;
48
          endcase
      end
51 endmodule
```

### 5 Test Bench

The following test bench verifies the functionality of the Bus Arbiter FSM:

Listing 2: Bus Arbiter FSM Testbench

```
module tb_bus_arbiter;
      logic clk;
      logic reset;
      logic [3:0] request;
      logic [3:0] grant;
      // Instantiate the DUT
      bus_arbiter uut (
           .clk(clk),
9
           .reset(reset),
           .request(request),
           .grant(grant)
      );
13
14
      // Clock generation
      initial begin
           clk = 0;
           forever #5 clk = ~clk; // 10 time units clock period
18
      end
19
20
      // Test sequence
21
      initial begin
22
          // Initialize signals
23
          reset = 1;
```

```
request = 4'b0000;
25
          // Release reset
          #10 reset = 0;
          // Test case 1: Master 0 requests
          #10 request = 4'b0001; // Master 0
31
          #20 request = 4'b0010; // Master 1
32
          #20 request = 4'b0100; // Master 2
33
          #20 request = 4'b1000; // Master 3
          // Test case 2: Multiple requests
          \#20 request = 4'b1010; // Master 1 and Master 3
          #20 request = 4'b1111; // All masters request
39
          // Reset during operation
40
          #20 reset = 1;
41
          #10 reset = 0;
43
          // End simulation
44
          #50 $stop;
      end
      // Monitor outputs
48
      initial begin
49
          $monitor("Time: %0t | Reset: %b | Request: %b | Grant: %b |
             State: %b",
                    $time, reset, request, grant, uut.current_state);
51
      end
53 endmodule
```

## 6 Simulation Results



Figure 1: Simulation results of Bus Arbiter FSM

## 7 Synthesis Design



Figure 2: Synthesis of Bus Arbiter FSM

## 8 Advantages and Disadvantages of Bus Arbiter FSM

#### 8.1 Advantages

The Bus Arbiter FSM offers several benefits in managing access to a shared communication bus in digital systems:

- Efficient Resource Utilization: The FSM ensures that the shared bus is efficiently utilized by granting access only to active requesters, reducing idle time.
- Fair Arbitration: With algorithms like round-robin or priority-based scheduling, the arbiter can guarantee fairness or meet specific system requirements.
- **Deterministic Behavior:** The finite state machine operates predictably, with well-defined state transitions and response times, ensuring reliable performance.
- Scalability: The FSM can be extended to handle multiple devices by adding states and logic, making it suitable for both small and large systems.
- Conflict Resolution: The FSM resolves bus contention systematically, preventing data corruption and system failures caused by simultaneous access attempts.
- Customizable Arbitration: Different arbitration algorithms can be implemented, allowing the system to prioritize tasks as needed.
- Energy Efficiency: By releasing the bus when not in use and avoiding unnecessary contention, the FSM contributes to reduced power consumption.

#### 8.2 Disadvantages

Despite its advantages, the Bus Arbiter FSM has some limitations and challenges:

- Increased Complexity: As the number of connected devices grows, the FSM design becomes more complex, requiring additional states and transitions.
- Latency Issues: Arbitration introduces latency, especially in systems with high contention or intricate algorithms, which can affect overall system performance.

- **Fixed Prioritization:** In priority-based arbitration, lower-priority devices may face starvation if high-priority requests dominate bus access.
- Hardware Overhead: The implementation of the FSM requires additional circuitry, which can increase area and power consumption in hardware-constrained environments.
- Limited Flexibility: Once designed, the FSM is often rigid and may not easily adapt to changing requirements or system configurations without redesign.
- **Timing Constraints:** Synchronizing the FSM with high-speed clocks in advanced systems may pose challenges, especially with increasing bus speeds.
- Error Handling Complexity: Implementing robust fault-tolerance mechanisms, such as error detection and recovery, adds to the design overhead.

#### 9 Conclusion

The Bus Arbiter FSM is a fundamental component in modern digital systems that rely on shared communication buses. By leveraging the principles of finite state machines, it provides an organized and deterministic method for managing bus access among multiple devices. This ensures efficient resource utilization, fair arbitration, and reliable system performance.

The structured operation of the Bus Arbiter FSM, combined with customizable arbitration algorithms, allows it to meet the diverse requirements of various applications, ranging from embedded systems to high-performance computing. Its ability to resolve contention and prioritize critical tasks makes it indispensable in systems where multiple devices compete for shared resources.

Despite challenges such as increased complexity and potential latency, the advantages of the Bus Arbiter FSM far outweigh its limitations when designed thoughtfully. By selecting appropriate arbitration strategies and optimizing the FSM structure, designers can achieve a balance between performance, fairness, and hardware efficiency.

In conclusion, the Bus Arbiter FSM is a robust and versatile solution for bus arbitration, playing a crucial role in maintaining the stability, efficiency, and reliability of digital systems. Its continued evolution will remain vital as digital systems grow more complex and interconnected.

## 10 Schematic



Figure 3: Schematic of Bus Arbiter FSM

## 11 Frequently Asked Questions (FAQ)

#### 1. What is a Bus Arbiter FSM?

A Bus Arbiter FSM is a finite state machine used to manage access to a shared communication bus in digital systems. It ensures that multiple devices can access the bus in an orderly and conflict-free manner by implementing arbitration logic.

#### 2. Why is bus arbitration necessary?

Bus arbitration is essential in systems where multiple devices share a single communication bus. It prevents contention, ensures efficient resource utilization, and avoids potential errors or delays caused by simultaneous access requests.

## 3. What types of arbitration algorithms can be implemented in a Bus Arbiter FSM?

Common arbitration algorithms include:

- Priority-Based Arbitration: Devices are assigned fixed or dynamic priorities.
- Round-Robin Arbitration: Access is granted cyclically among devices.
- First-Come, First-Served (FCFS): Requests are handled in the order they arrive.
- Time-Slice Arbitration: Each device is given a fixed time to access the bus.

#### 4. What are the key components of a Bus Arbiter FSM?

The main components include:

- Request and grant lines for communication with devices.
- A state register to track the current state of the FSM.
- Control logic to implement arbitration and state transitions.
- A clock signal for synchronization.
- Reset functionality to initialize or recover from errors.

## 5. What are the advantages of using a Bus Arbiter FSM?

Advantages include:

- Efficient and fair resource allocation.
- Deterministic and predictable behavior.
- Scalable design for handling multiple devices.
- Prevention of data corruption and system failure.

#### 6. What are the limitations of a Bus Arbiter FSM?

Limitations include:

- Increased complexity with more devices.
- Latency due to arbitration logic.
- $\bullet$  Potential for star vation in priority-based arbitration.
- Additional hardware overhead in terms of area and power.

## 7. How does the FSM handle simultaneous requests from multiple devices?

The FSM resolves simultaneous requests using an arbitration algorithm. For example:

- In a priority-based approach, the highest-priority request is granted.
- In a round-robin scheme, the next device in line receives access.

## 8. Can a Bus Arbiter FSM adapt to changing system requirements?

To some extent, yes. If the FSM is designed with configurable parameters or supports dynamic arbitration algorithms, it can adapt to changing priorities or workloads. However, significant changes may require redesign.

#### 9. What applications commonly use a Bus Arbiter FSM?

Bus Arbiter FSMs are used in:

- Embedded systems.
- $\bullet$  High-performance processors and multicore systems.
- Memory controllers.
- Communication networks and peripheral devices.

## 10. How is power efficiency achieved in a Bus Arbiter FSM?

Power efficiency is achieved by ensuring that the bus is only active when necessary, minimizing idle power consumption. Additionally, efficient arbitration algorithms and low-power design techniques help reduce overall energy usage.